![]() |
PDK API Guide for J721E
|
Holds CPSW control register contents.
Data Fields | |
Uint32 | fifoLb |
Uint32 | vlanAware |
Uint32 | p0Enable |
Uint32 | p0PassPriTag |
Uint32 | p1PassPriTag |
Uint32 | p2PassPriTag |
Uint32 | p3PassPriTag |
Uint32 | p4PassPriTag |
Uint32 | p5PassPriTag |
Uint32 | p6PassPriTag |
Uint32 | p7PassPriTag |
Uint32 | p8PassPriTag |
Uint32 | p0TxCrcRemove |
Uint32 | p0RxPad |
Uint32 | p0RxPassCrcErr |
Uint32 | eeeEnable |
Uint32 | estEnable |
Uint32 CSL_CPSW_CONTROL::fifoLb |
FIFO loopback mode
Uint32 CSL_CPSW_CONTROL::vlanAware |
Vlan aware mode
Uint32 CSL_CPSW_CONTROL::p0Enable |
Port 0 Enable
Uint32 CSL_CPSW_CONTROL::p0PassPriTag |
Port 0 Pass Priority Tagged
Uint32 CSL_CPSW_CONTROL::p1PassPriTag |
Port 1 Pass Priority Tagged
Uint32 CSL_CPSW_CONTROL::p2PassPriTag |
Port 2 Pass Priority Tagged
Uint32 CSL_CPSW_CONTROL::p3PassPriTag |
Port 3 Pass Priority Tagged
Uint32 CSL_CPSW_CONTROL::p4PassPriTag |
Port 4 Pass Priority Tagged
Uint32 CSL_CPSW_CONTROL::p5PassPriTag |
Port 5 Pass Priority Tagged
Uint32 CSL_CPSW_CONTROL::p6PassPriTag |
Port 6 Pass Priority Tagged
Uint32 CSL_CPSW_CONTROL::p7PassPriTag |
Port 7 Pass Priority Tagged
Uint32 CSL_CPSW_CONTROL::p8PassPriTag |
Port 8 Pass Priority Tagged
Uint32 CSL_CPSW_CONTROL::p0TxCrcRemove |
Port 0 Transmit CRC remove
Uint32 CSL_CPSW_CONTROL::p0RxPad |
Port 0 Receive Short Packet Pad 0 - short packets are dropped 1 - short packets are padded to 64-bytes (with pad and added CRC) if the CRC is not passed in. Short packets are dropped if the CRC is passed (in the Info0 word).
Uint32 CSL_CPSW_CONTROL::p0RxPassCrcErr |
Port 0 Pass Received CRC errors
Uint32 CSL_CPSW_CONTROL::eeeEnable |
Energy Efficient Ethernet enable
Uint32 CSL_CPSW_CONTROL::estEnable |
Enhanced Scheduled Traffic enable (EST)